## **MJD44E3**

# **Darlington Power Transistor**

## **DPAK For Surface Mount Applications**

Designed for general purpose power and switching output or driver stages in applications such as switching regulators, converters, and power amplifiers.

#### **Features**

- Electrically Similar to Popular D44E3 Device
- High DC Gain 1000 Min @ 5.0 Adc
- Low Sat. Voltage 1.5 V @ 5.0 Adc
- Compatible With Existing Automatic Pick and Place Equipment
- Epoxy Meets UL 94 V-0 @ 0.125 in
- ESD Ratings: Human Body Model, 3B > 8000 V
   Machine Model, C > 400 V
- These are Pb-Free Packages

#### **MAXIMUM RATINGS**

| Rating                                                                           | Symbol                            | Max           | Unit      |
|----------------------------------------------------------------------------------|-----------------------------------|---------------|-----------|
| Collector-Emitter Voltage                                                        | V <sub>CEO</sub>                  | 80            | Vdc       |
| Emitter-Base Voltage                                                             | V <sub>EB</sub>                   | 7             | Vdc       |
| Collector Current - Continuous                                                   | Ic                                | 10            | Adc       |
| Total Power Dissipation @ T <sub>C</sub> = 25°C Derate above 25°C                | P <sub>D</sub>                    | 20<br>0.16    | W<br>W/°C |
| Total Power Dissipation (Note 1)<br>@ T <sub>A</sub> = 25°C<br>Derate above 25°C | P <sub>D</sub>                    | 1.75<br>0.014 | W<br>W/°C |
| Operating and Storage Junction<br>Temperature Range                              | T <sub>J</sub> , T <sub>stg</sub> | -55 to +150   | °C        |

## THERMAL CHARACTERISTICS

| Characteristic                                      | Symbol          | Max  | Unit |
|-----------------------------------------------------|-----------------|------|------|
| Thermal Resistance,<br>Junction-to-Case             | $R_{	heta JC}$  | 6.25 | °C/W |
| Thermal Resistance,<br>Junction-to-Ambient (Note 1) | $R_{\theta JA}$ | 71.4 | °C/W |
| Lead Temperature for Soldering                      | $T_L$           | 260  | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

 These ratings are applicable when surface mounted on the minimum pad sizes recommended.



## ON Semiconductor®

http://onsemi.com

## NPN DARLINGTON SILICON POWER TRANSISTORS 10 AMPERES 80 VOLTS, 20 WATTS





## **MARKING DIAGRAM**



A = Assembly Location

Y = Year

WW = Work Week

J44E3 = Device Code

G = Pb-Free Package

#### **ORDERING INFORMATION**

| Device     | Package           | Shipping <sup>†</sup> |
|------------|-------------------|-----------------------|
| MJD44E3T4G | DPAK<br>(Pb-Free) | 2500/Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure. BRD8011/D.

## **MJD44E3**

## **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted)

| Characteristic                                                                                                                                | Symbol               | Min    | Тур    | Max      | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|--------|----------|------|
| OFF CHARACTERISTICS                                                                                                                           | •                    | •      |        |          |      |
| Collector Cutoff Current<br>(V <sub>CE</sub> = Rated V <sub>CEO</sub> , V <sub>BE</sub> = 0)                                                  | I <sub>CES</sub>     | -      | -      | 10       | μΑ   |
| Emitter Cutoff Current (V <sub>EB</sub> = 7 Vdc)                                                                                              | I <sub>EBO</sub>     | -      | -      | 1        | μΑ   |
| ON CHARACTERISTICS                                                                                                                            |                      |        |        |          |      |
| Collector–Emitter Saturation Voltage ( $I_C = 5 \text{ Adc}$ , $I_B = 10 \text{ mAdc}$ ) ( $I_C = 10 \text{ Adc}$ , $I_B = 20 \text{ mAdc}$ ) | V <sub>CE(sat)</sub> | -<br>- | -<br>- | 1.5<br>2 | Vdc  |
| Base-Emitter Saturation Voltage $(I_C = 5 \text{ Adc}, I_B = 10 \text{ mAdc})$                                                                | V <sub>BE(sat)</sub> | -      | -      | 2.5      | Vdc  |
| DC Current Gain<br>(V <sub>CE</sub> = 5 Vdc, I <sub>C</sub> = 5 Adc)                                                                          | h <sub>FE</sub>      | 1000   | -      | -        | -    |
| DYNAMIC CHARACTERISTICS                                                                                                                       |                      |        |        |          |      |
| Collector Capacitance<br>(V <sub>CB</sub> = 10 Vdc, f <sub>test</sub> = 1 MHz)                                                                | C <sub>cb</sub>      | -      | -      | 130      | pF   |
| SWITCHING TIMES                                                                                                                               |                      |        |        |          |      |
| Delay and Rise Times<br>(I <sub>C</sub> = 10 Adc, I <sub>B1</sub> = 20 mAdc)                                                                  | $t_d + t_r$          | -      | 0.6    | -        | μs   |
| Storage Time $(I_C = 10 \text{ Adc}, I_{B1} = I_{B2} = 20 \text{ mAdc})$                                                                      | t <sub>s</sub>       | -      | 2      | -        | μs   |
| Fall Time<br>(I <sub>C</sub> = 10 Adc, I <sub>B1</sub> = I <sub>B2</sub> = 20 mAdc)                                                           | t <sub>f</sub>       | -      | 0.5    | _        | μs   |



Figure 1. Maximum Forward Bias Safe Operating Area



Figure 2. Power Derating

### MJD44E3

### PACKAGE DIMENSIONS

### DPAK CASE 369C-01 ISSUE D



#### NOTES

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M. 1994.
- 2. CONTROLLING DIMENSION: INCHES
- 3. THERMAL PAD CONTOUR OPTIONAL WITHIN DI-MENSIONS b3, L3 and Z.
- 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE.
- DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY.
- 6. DATUMS A AND B ARE DETERMINED AT DATUM PLANE H

|     | INC       | HES   | MILLIMETERS |       |  |
|-----|-----------|-------|-------------|-------|--|
| DIM | MIN       | MAX   | MIN         | MAX   |  |
| Α   | 0.086     | 0.094 | 2.18        | 2.38  |  |
| A1  | 0.000     | 0.005 | 0.00        | 0.13  |  |
| b   | 0.025     | 0.035 | 0.63        | 0.89  |  |
| b2  | 0.030     | 0.045 | 0.76        | 1.14  |  |
| b3  | 0.180     | 0.215 | 4.57        | 5.46  |  |
| С   | 0.018     | 0.024 | 0.46        | 0.61  |  |
| c2  | 0.018     | 0.024 | 0.46        | 0.61  |  |
| D   | 0.235     | 0.245 | 5.97        | 6.22  |  |
| E   | 0.250     | 0.265 | 6.35        | 6.73  |  |
| е   | 0.090 BSC |       | 2.29 BSC    |       |  |
| Н   | 0.370     | 0.410 | 9.40        | 10.41 |  |
| L   | 0.055     | 0.070 | 1.40        | 1.78  |  |
| L1  | 0.108 REF |       | 2.74 REF    |       |  |
| L2  | 0.020 BSC |       | 0.51 BSC    |       |  |
| L3  | 0.035     | 0.050 | 0.89        | 1.27  |  |
| L4  |           | 0.040 |             | 1.01  |  |
| Z   | 0.155     |       | 3.93        |       |  |

### **SOLDERING FOOTPRINT\***



STYLE 1: PIN 1. BASE 2. COLLI

2. COLLECTOR 3. EMITTER

4. COLLECTOR

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and a registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada

Fax: 303-675-2175 or 800-344-3860 1011 Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative